

**IJEMD-BMCR, 1 (1) (2023), 1 – 8 <https://doi.org/10.54938/ijemdbmcr.2023.01.1.168>**

**International Journal of Emerging Multidisciplinaries: Biomedical and Clinical Research**



*Research Paper Journal Homepage[: www.ojs.ijemd.com](http://www.ojs.ijemd.com/) ISSN (print): 2957-8620 ISSN (online): 2960-0731*

# **A 143 dB Delta-Sigma Modulator for Biomedical Applications**

**Arshad Hussain1\* , Sohail Ahmad<sup>1</sup> , Muhammad Ahmad<sup>1</sup> , Zeeshan Akbar<sup>1</sup>**

*<sup>1</sup>Department of Electronics, Faculty of Natural Sciences, Quaid-e-Azam Uinviersity, Islamabad, Pakistan \*Corresponding Author*

#### **Abstract**

This paper presents a single loop fourth-order delta-sigma modulator topology of cascade of integrator with multiple feedback (CIFB) having 3-bit quantizer. The number of levels in the quantizer increased for higher performance. The modulator noise transfer function (NTF) and signal transfer function (STF) exploited for higher performance. The out-of-band gain (OBG) of 1.5 selected considering the stability of higher order modulator. The high oversampling ratio (OSR) considered for small bandwidth applications. The maximum quantization noise is suppressed by NTF zeroes optimization. A full-scale signal of the modulator is 0.55-V considering the higher order loop filter stability. Due to CIFB topology, there is no peaking in the STF while STF response is flat. The zeroes of the NTF are optimized for maximum quantization noise and poles are adjusted inside the unit circle. The complete modulator loop filter has four integrators in the loop filter with multiple feedback digital-to-analog converter (DAC) for maximum stability. The complete modulator simulation shows it can achieve signal-to-noise-ratio (SNR) of 143 dB with oversampling ratio (OSR) of 128.

*Keywords*: CIFB; DAC; Loop filter; Noise Transfer Function; OBG; Signal Transfer Function

## **1. Introduction**

The growing health concerns demands the development of biomedical devices. The biosensor for neural spikes, electroencephalography (EEG), electrocardiography (ECG), electromyography (EMG). The analogto-digital (ADC) used for digitizing the front-end analog signal. The portable health systems either wireless or wired devices requires battery. The use of battery powered biomedical devices increases the requirement for low power circuit techniques. The design of low-power circuit can reduce the number of battery cells for low weight and small system size. At the same time, low power circuit design can increase the operation time for biomedical application. The delta-sigma modulator has become a usual technique for ADC conversion. This is due to reason delta-sigma modulator circuits are structured simply with low-accuracy

*Email addresses***: arshad@qau.edu.pk (Arshad Hussain)[, sakr289@gmail.com\(Sohail](mailto:sakr289@gmail.com(Sohail) Ahmad), m.ahmad.qau@gmail.com (Muhammad Ahmad), [zeeshan@qau.edu.pk\(Zeeshan](mailto:zeeshan@qau.edu.pk(Zeeshan) Akbar)**

analog parts and very suitable in low frequency, high performance, and low power application. The singlebit modulators are simple and easy to implement but have limited performance.

To enhance the performance of the modulator, the number of integrators in the loop filter increase while the number of levels in the quantizer also raised to meet the performance requirements [1]. A delta-sigma modulator design for biomedical sensor application with power dissipation of 540 nW. It presents an extremely low-power delta-sigma modulator for battery-powered biomedical sensors. Distributed feedforward architecture is used to achieve efficient operation at a supply voltage of 0.6 V. To achieve a wide input range in this low voltage environment, the bulk-driven operational transconductance amplifier is designed with a self-cascode output stage. The modulator has a dynamic range of 52 dB with only 540 nW of power for the 250-Hz bandwidth. Such a significant reduction in power consumption allows diverse battery powered biomedical applications that have limited battery power, such as the electro-oculogram, electroencephalogram, and electrocardiogram [2].

The recorded neural data are frequently corrupted by large amplitude artifacts that are triggered by a variety of sources, such as subject movements, organ motions, electromagnetic interferences, and discharges at the electrode surface. To prevent the system from saturating and the electronics from malfunctioning due to these large artifacts, a wide dynamic range for data acquisition is demanded, which is quite challenging to achieve and would require excessive circuit area and power for implementation.

In this paper, we present a high-performance delta-sigma modulator along with several design techniques and enabling blocks to reduce circuit area and power. The modulator was fabricated in a 0.18-µm CMOS process. Powered by a 1.0-V supply, the chip can achieve an 85-dB peak signal-to-noise-and-distortion ratio (SNDR) and an 87-dB dynamic range when integrated over a 10-kHz bandwidth. The total power consumption of the modulator is  $13 \mu W$ , which corresponds to a figure-of-merit (FOM) of 45 fJ/conversion step. These competitive circuit specifications make this design a good candidate for building high precision neuro sensors [3].

A second-order asynchronous delta-sigma modulator (ADSM) is proposed based on the active-RC integrators. The ADSM is implemented in the 0.18 µm CMOS Logic or Mixed-Signal/RF, General Purpose process from the Taiwan Semiconductor Manufacturing Company with a center frequency of 848 kHz at a supply voltage of 1 V with a 92 dB peak signal-to-noise and distortion ratio (SNDR), which corresponds to 15- bit resolution. These parameters were achieved in all the endogenous bioelectric signals bandwidth of 10 kHz. The ADSM dissipated 295  $\mu$ W and had an area of 0.54 mm<sup>2</sup>.





# **Table II: Modulator performance**



# **Table III: Modulator performance**



## **Table IV : Full-Scale**



The proposed ADSM with a high resolution, wide bandwidth, and rail-to-rail input voltage range provides the universal solution for endogenous bioelectric signal processing [4]. A sub-μW power consumption delta-sigma modulator with a target 10-bit resolution for biomedical application. A fully passive loop filter based CTDSM was first realized followed by a digital comb LPF and decimator. The loop filter employs an asynchronous NRZ DAC and a feedforward summing enabled comparator realization.

We propose a low power architectural implementation of a digital comb filter. The low power operation is enabled at the architectural level due to the novel clock enabled adder-based comb filter. Further, a proposed pass gate and keeper based full adder circuit implementation is used for sub-μW power consumption. The design was realized in a standard 180 nm CMOS mixed mode technology in Semiconductor Laboratory (SCL), India. Simulation results show a power consumption of 920 nW for the ΔΣ ADC for a 10 kHz biomedical bandwidth [5].

This paper presents a fourth-order three-bit CIFB delta-sigma modulator modeled, and simulation shows it can achieve higher SNR of 143 dB. The number of levels in the quantizer increased for higher performance. The modulator noise transfer function (NTF) and signal transfer function (STF) exploited for higher performance. The out-of-band gain (OBG) of 1.5 selected considering the stability of higher order modulator. The high oversampling ratio (OSR) considered for small bandwidth applications. The maximum quantization noise is suppressed by NTF zeroes optimization.

A full-scale signal of the modulator is 0.55-V considering the higher order loop filter stability. Due to CIFB topology, there is no peaking in the STF while STF response is flat. The zeroes of the NTF are optimized for maximum quantization noise and poles are putted inside the unit circle. The complete modulator loop filter has four integrators in the loop filter with multiple feedback digital-to-analog converter (DAC) for maximum stability. The complete modulator simulation shows it can achieve signalto-noise-ratio (SNR) of 143 dB with oversampling ratio (OSR) of 128.

 After the introduction, the second section discusses the design of the modulator with CIFF topology, while the third section describes the modeling and simulation of the modulator and explain the operation of the second-order single bit. Finally, the section four concludes the paper.

#### **Modulator Design**

A fourth-order modulator with CIFB topology and multi-bit quantization is modeled using Delta-Sigma Toolbox [6]. Due to CIFB topology the signal-transfer-function (STF) will not have any peaking issues but requires high power operational amplifier. It can be used for integrator as the signal swing inside the loop filter is large due to multiple feedback paths. The CIFB fourth-order modulator with NTF zero optimization technique can achieve signal-to-noise ratio of 143 dB with OSR of 128 with an OBG of 1.5. The modulator with CIFB topology coefficients is obtained from the Delta-Sigma Toolbox [6] shown in Table-I.



**Figure 1: STF and NTF plot (CRFB)**



**Figure 2: STF and NTF plot (CRFB)**



**Figure 3: Unit Circle**

The modulator feedback coefficients are  $a_1$ ,  $a_2$ ,  $a_3$ ,  $a_4$ . While  $c_1$ ,  $c_2$ ,  $c_3$ ,  $c_4$ , is the interstage coefficient. The NTF zero optimization technique is implemented using  $g_1$  and  $g_2$  coefficients.

The Table II shows the OSR versus SNR comparison, to consider different bandwidth. It is shown clearly that higher OSR will results in increased SNR. The out-of-band Gain (OBG) is very important for consideration of high performance of the modulator. The Table-III shows the effect of lower OBG and higher OBG with low to high SNR performance. The Figure 1 shows the NTF and STF plot with OBG of 1.5. The STF clearly shows without any peaking effect with low-pass filter response as the modulator is low-pass. While the NTF shows the high pass filter response. Which shows the quantization noise attenuation at the low frequencies. The Table IV shows the different input signal values, which shows different performance values for different input signal. The Figure 2 also shows the STF and NTF plot performance in dB. The Figure 3 shows the poles and zeroes plot at unit circle in z-domain. The poles lies inside the unit circle, while the zeroes at the DC. Due to the CIFB topology the signal swing inside the loop filter is higher, this effect can be observed in Figure 4. Figure 5 shows the output power spectral density (PSD).







**Figure 5: Output PSD plot (CRFB)**





#### **Results & Discussion**

The simulation shows that the proposed fourth-order modulator can achieve 143-dB SNR for input signal of 0.55-V. Due to the higher order modulator, moderate full scale of 0.55-V selected. For higher values of input signal, much higher resolution can be achieved. The operational amplifiers inside all the integrators are ideal, so there is no DC gain limitation, also no slew-rate limit. The 3-bit quantizer and DAC is also ideal. The 3-bit quantizer means 8 levels. So the DAC mismatch can also degrade the performance, which is avoided in this case to get an estimate of the performance. The modulator noise transfer function (NTF) and signal transfer function (STF) exploited for higher performance. The out-of-band gain (OBG) of 1.5 selected considering the stability of higher order modulator. The switch non-linearity non-ideality also avoided understanding the modulator behavior for high performance. Table-V shows the State-of-The-Art comparison with simulation and also circuit results. The proposed modulator only simulated, and results are provided.

#### **2. Conclusion**

A fourth-order three-bit CIFB delta-sigma modulator modeled, and simulation shows it can achieve higher SNR of 143 dB. The number of levels in the quantizer increased for higher performance. The high oversampling ratio (OSR) considered for small bandwidth applications. The maximum quantization noise is suppressed by NTF zeroes optimization. A full-scale signal of the modulator is 0.55-V considering the higher order loop filter stability. Due to CIFB topology, there is no peaking in the STF while STF response is flat. The zeroes of the NTF are optimized for maximum quantization noise and poles are putted inside the unit circle. The complete modulator loop filter has four integrators in the loop filter with multiple feedback digital-to-analog converter (DAC) for maximum stability. The complete modulator simulation shows it can achieve signal-to-noise-ratio (SNR) of 143 dB with oversampling ratio (OSR) of 128.

#### **Acknowledgement**

This research work was supported by System-on-Chip Design Laboratory (SoC), Department of Electronics, Faculty of Natural Sciences, Quaid-i-Azam University, Islamabad, Pakistan.

#### **3. References**

- [1] S. Norsworthy, Richard Schreier, G.C. Temes, Delta-Sigma Data Converter Theory, Design, and Simulation, John Wiley & Sons, Inc., Hoboken, New Jersey, 1997.
- [2] Yoon Younghyun, Roh Hyungdong, Lee Hyuntae, Roh Jeongjin, A 0.6-V 540-nW Delta-Sigma Modulator for Biomedical Sensors, Analog Integr Circ Sig Process, **75,** 323-327 (2013).
- [3] Xu Hian, Zhao Menglian, Wu Xiaobo, Islam Md. Kafiul, Yang Zhi, A High Performance Delta-Sigma Modulator for Neurosensing, Journal of sensors MDPI, **15(8),** 19466-19486 (2015).
- [4] Kledrowetz Vilem, Fujcik Lukas, Prokop Romn and Haze Jiri, A 1-V 92 dB SNR 10 kHz Bandwidth Second-Order Asynchronous Delta-Sigma Modulator for Biomedical Signal Processing, Journal of sensor MDPI, 4137, 2020.
- [5] Somappa Laxmeesha, Baghini Maryam Shojaei, A Sub-uW Power 10 Bit Delta-Sigma ADC for Biomedical Applications, IEEE 63rd International Midwest Symposium on Circuit and Systems (MWSCAS), 09-12 August. 2020.
- [6] R. Scherier Delta-Sigma Toolbox ([\(http://www.mathworks.com/matlancentral/fileexchange/19-delta](http://www.mathworks.com/matlancentral/fileexchange/19-delta-sigma-toolbox)[sigma-toolbox\)](http://www.mathworks.com/matlancentral/fileexchange/19-delta-sigma-toolbox).
- [7] S. Brigati SDToolbox [\(http://www.mathworks.com/matlabcentral/fileexchange/2460-sd-toolbox\)](http://www.mathworks.com/matlabcentral/fileexchange/2460-sd-toolbox).
- [8] Yoon, Y.; Choi, D.; Roh,J, A 0.4 V 63 µW 76.1 dB SNDR 20kHz Bandwidth Delta-Sigma Modulator Using a Hybrid Switching Integrator, IEEE Journal Solid-State Circuit **50,** 234-235 (2015).